# Lab 7 Report

ECE 385
Friday (ABB)
11:00AM-1:50PM
SOC with NIOS II in SystemVerilog

Ritvik Avancha and Steven Phan (rra2 and sphan5)

# **Table of Contents**

| Introduction                                       | 2 |
|----------------------------------------------------|---|
| Written Description and Diagrams of NIOS-II System | 2 |
| Summary                                            | 2 |
| Module Descriptions                                | 3 |
| Figure 2.1: Top Level Block Diagram                | 3 |
| Figure 2.2: System Level Block Diagram             | 4 |
| QSYS Block Descriptions                            | 4 |
| INQ Questions                                      | 5 |
| Figure 2.3: Sample Program                         | 6 |
| Postlab                                            | 7 |
| Figure 2.4: Resources and Statistics               | 7 |
| Conclusion                                         | 7 |

## Lab 7 Report

#### **Introduction**

This lab teaches us the fundamentals of the NIOS II Processor (which 32-bit which implies limitations) running on the FPGA board in order to be able to program at a higher level language than SystemVerilog, specifically C. In doing so, we are able to abstract away non high-performance tasks and use the NIOS II system to handle those tasks (user interface, data input/output, etc.) whereas high-performance tasks are left to FPGA logic designed using SystemVerilog. In this lab specifically, we are asked to build an adder: the NIOS II handles inputting data, reset signals, add signals, interfacing with the output LED which are all relatively not high-performance tasks.

#### Written Description and Diagrams of NIOS-II System

#### Summary

In the Introduction to NIOS II and Platform Designer (formerly QSYS), we learned how to instantiate IP blocks (including the NIOS II block) and we set up a basic hardware reset button, LED output blocks, SDRAM, and so on. Each block had a set of interconnections that could be connected by clicking on the wire we wanted to connect to other blocks. We also needed to ensure that we assigned memory-mapped addresses to relevant blocks in order to be able to interface them with a higher-level language like C in NIOS II. After the tutorial (which uses given C code to make an LED blink), we added more PIO blocks to make an ADDER with basic functionality (ADD the switches to the current sum, RESET which clears the current sum). In this lab, the hardware consists of the blocks we made on QSYS (Figure 2.2 with descriptions). The software side of this lab was the blinking code and the accumulator code. The way the accumulator code works is that it has pointers mapped to the PIO blocks. Then, we have an infinite while loop. Inside the loop, there are 3 main conditions: if reset is pressed, if accumulate is not pressed, and accumulate is pressed. Since the buttons are active low, a "pressed" state corresponds to "0". A "stop" variable is introduced to avoid having multiple additions in the case where ACCUM is held for a long time. "RESET" sets sum = 0, "ACCUM" adds the switches to the sum and makes stop = 1 in order to prevent entering that condition again.

#### **Module Descriptions**

Module: lab7.sv

Inputs: CLOCK\_50, [3:0] KEY, [7:0] SW

<u>Inout</u>: [31:0] DRAM\_DQ

Outputs: [7:0] LEDG, [12:0] DRAM\_ADDR, [1:0] DRAM\_BA, DRAM\_CAS\_N, DRAM\_CKE, DRAM\_CS\_N, DRAM\_RAS\_N, DRAM\_WE\_N, DRAM\_CLK, [3:0]

DRAM DQM

<u>Description</u>: Top level module for lab 7

<u>Purpose</u>: Manges IO between the board and the SOC module

Module: lab7\_soc.sv

<u>Inputs</u>: accum export, accum reset export, clk clk, reset reset n, [7:0] sw export

Inout: [15:0] sdram\_wire\_dq

Outputs: [7:0] led\_wire\_export, sdram\_clk\_clk, [12:0] sdram\_wire\_addr, [1:0] sdram\_wire\_ba,

sdram wire cas n, sdram wire cke, sdram wire cs n, [1:0] sdram wire dqm,

sdram\_wire\_ras\_n, sdram\_wire\_we\_n

<u>Description</u>: Platform designer generated hardware. It instantiates the NIOS 2 processor, buttons,

switches, SDRAM, LEDs, and other off-FPGA parts.

<u>Purpose</u>: Used to connect the FPGA and the other components on the board and instantiate them



Figure 2.1: Top Level Block Diagram



Figure 2.2: System Level Block Diagram

#### **QSYS Block Descriptions**

clk\_50: A 50 MHz clock used to clock all the synchronous components of the design nios2\_gen\_2\_0: NIOS 2 processor that executes the C code stored in SDRAM onchip\_memory2\_0: NIOS 2's 16 byte memory

**led**: A PIO block that maps NIOS 2 processor to the green led on the board (allows code to drive LED pins)

**sdram**: Memory space used to store instructions and general storage

**sdram\_pll**: Generates a 2nd clock that is out of phase with the main clock in order to ensure that when SDRAM refreshes, the input ports have time to stabilize

**sysid\_qsys\_0**: verification module for interfacing code with the board. It ensures that the code that is trying to get on the is meant for that board

**SW**: A PIO block that maps NIOS 2 processor to the slider switches on the board (allows switches to interface with the code directly, i.e. to indicate how much to add to current sum)

**ACCUM**: A PIO block that maps NIOS 2 processor to a push button on the board (allows button to directly affect code, i.e add to the current sum the values of the switches)

**RESET**: A PIO block that maps NIOS 2 processor to a push button on the board (allows button to directly affect code, i.e. clear the current sum on the LEDs)

#### **INQ Questions**

- f → fast variant: runs faster and has more support for industry standard protocols
   e → economy variant: runs cooler and slower
   In addition to performance, E is meant to be more efficient compared to F (which also has three multipliers and cache implemented internally, among other things as well).
- 2. The on-chip memory is physically closer so inherently there's lower latency.
- 3. Modified Harvard because the program code was preloaded and treated as data.

  Note that while the on-chip memory needs access to both the data and program bus, the led peripheral only needs access to the data bus. Why might this be the case?
- 4. LED peripheral only needs access to data bus because it's an output, so it doesn't need program bus access.
- 5. SDRAM needs to be constantly refreshed because data is stored in capacitors. So, inherently capacitors discharge and leak data. Without refreshing, this data is lost indefinitely, hence why SDRAM is a short term memory.

6.

| SDRAM Parameter   | Short Name | Parameter Value |
|-------------------|------------|-----------------|
| Data Width        | [width]    | 32              |
| # of Rows         | [nrows]    | 13              |
| # of Columns      | [ncols]    | 10              |
| # of Chip Selects | [ncs]      | 1               |
| # of Banks        | [nbanks]   | 4               |

- 7. (1/(5.5 ns)) \* (32 M(bits/s)/8(bits/byte)) = 727 MB/s
- 8. The SDRAM should run at the same frequency as the SDRAM controller. If the SDRAM frequency is too slow, the functionality of the system can be affected. One reason for this loss in functionality is due to the way SDRAM stores data (losing data if refresh rate is too low). If the frequency is too high, there is unnecessary refreshing and if its too slow data is lost.
- 9. The delay is placed in order to account for real time PCB trace delay. -3ns was determined by various on board testing by the board manufacturer.
- 10. 0x10000000. We do this step after assigning the addresses in order to make sure the processor can handle requests such as reset once it begins execution and because SDRAM only maps to a part of the address space.

Figure 2.3: Sample Program

- 11. Volatile tells the compiler to not worry about optimizing this assignment since other drivers might change its values besides the actual program itself.
  - Set ORs the LSB of LED with 1 to make it 1 since anything OR 1 is 1.
  - Clear ANDs the LSB of LED with 0 to make it 0 since anything AND 0 is 0.
- 12. **.bss** is for uninitialized data. It contains all global and static variables that are initially 0 or not declared explicitly in source code. Ex: static int var;. This places var into the .bss data segment.
  - **.heap** is the system's memory space and can be managed in C using calls like malloc, calloc, realloc, and free. It can be accessed directly via pointers from various functions,

libraries, threads, etc. Ex: int \*myIntPtr = new Int(); //new keyword means heap. This places the new Int() into the .heap data segment.

.rodata is reserved for constant variables (read-only, no access after declaration). Ex:
const int my\_constant[3] = {1,2,3};. This places 1,2,3 into .rodata data segment
.rwdata is reserved for read-write variables (read and write access upon initial
declaration). Ex: int myInt = 4;. This places 4 with into .rwdata segment
.stack is a LIFO structure and is used to keep track of bookkeeping information for
functions/function calls and local variables. Ex: int myInt1 = 1, myInt2 = 2; places
myInt1 into the stack data segment first, then myInt2 onto the stack data segment. The
same idea can be applied to the order functions are called. Main is always the base of the
stack in a C program.

**.text** is the portion of the object file or the section of the program's address space that has the executable instructions stored. int x = myInt1 + myInt2; stores the instruction of adding two integers into the .text data segment.

#### **Postlab**

| LUT                | 2,312  |
|--------------------|--------|
| DSP                | 0      |
| Memory             | 36,864 |
| Flip-Flop          | 1,754  |
| Frequency (MHz)    | 68.45  |
| Static Power (mW)  | 102.02 |
| Dynamic Power (mW) | 38.48  |
| Total Power (mW)   | 193.60 |

Figure 2.4: Resources and Statistics

### **Conclusion**

The NIOS II adder built in this lab functioned as expected as it allowed for data, reset, and add functionality to interface with the output LEDs. The general use of the NIOS II system is to allow for lower ermonace tasks to be abstracted through the use of C code.